subject
Engineering, 03.12.2019 18:31 SupremeNerdx

You are given designs of 3 caches for a 16-bit address machine: d1: direct-mapped cache. each cache line is 1 byte. 10-bit index, 6-bit tag. 1 cycle hit time. d2: 2-way set associative cache. each cache line is 1 word (4 bytes). 7-bit index, 7-bit tag. 2 cycle hit time. d3: fully associative cache with 256 cache lines. each cache line is 1 word. 14-bit tag. 5 cycle hit time. answer the following set of questions: a) what is the size of each cache? b) how much space does each cache need to store tags? c) which cache design has the most conflict misses? which has the least? d) the following information is given to you: hit rate for the 3 caches is 50%, 70% and 90% but did not tell you which hit rate corresponds to which cache, which cache would you guess corresponded to which hit rate? why?

ansver
Answers: 2

Another question on Engineering

question
Engineering, 04.07.2019 18:10
An air conditioning system consist of a 5 cm diameter pipe, operating at a pressure of 200 kpa. the air initially enters the pipe at 15°c with a velocity of 20 m/s and relative humidity of 80%. if the heat supply throughout the process is 960 w, determine the relative humidity and the temperature at the outlet
Answers: 3
question
Engineering, 04.07.2019 18:10
Assuming compressible flow of air and that the measurements are done at flagstaff a pitot static tube that gives the difference of total and static pressure measures 0.35 m of mercury. what is the velocity of air? assume the temperature to be 300k. (submit your excel or matlab calculation sheet)
Answers: 1
question
Engineering, 04.07.2019 18:10
An air compression refrigeration system is to have an air pressure of 100 psia in the brine tank and an allowable air temperature increase of 60°f for standard vapor compression cycle temperatures of 77 f entering the expansion cylinder and 14 f entering the compression cylinder, calculate the coefficient of performance a. 2.5 b 3.3 c. 4.0 d. 5.0
Answers: 3
question
Engineering, 04.07.2019 19:10
The maximum shear stress and maximum flexural stress occur at the same location along a beam subjected to a non-uniform bending load. a)-trune b)- false
Answers: 2
You know the right answer?
You are given designs of 3 caches for a 16-bit address machine: d1: direct-mapped cache. each cach...
Questions
question
Social Studies, 22.12.2020 20:00
question
English, 22.12.2020 20:00
question
Mathematics, 22.12.2020 20:00
question
Mathematics, 22.12.2020 20:00
question
Social Studies, 22.12.2020 20:00
Questions on the website: 13722362