subject

A uniprocessor has an L1 and an L2 cache. With no cache misses, the processor achieves an average CPI of 1. Suppose that in reality an L1 miss occurs every 50 instructions executed and that an L2 miss occurs every 500 instructions executed. The L1 miss penalty is 40 cycles and the L2 miss penalty is 400 cycles. The L2 cache is referenced only after a miss in the L1 cache. What is the effective (i. e., average) CPI rating for the processor with these cache miss rates

ansver
Answers: 3

Another question on Computers and Technology

question
Computers and Technology, 21.06.2019 15:30
Which of the following is step 5 to the mail merge process
Answers: 3
question
Computers and Technology, 24.06.2019 00:10
Read each statement below. if the statement describes a peer-to-peer network, put a p next to it. if the statement describes a server-based network, put an s next to it. p - peer-to-peer s - server-based
Answers: 1
question
Computers and Technology, 24.06.2019 10:00
3. what do the terms multipotentialite, polymath, or scanner mean?
Answers: 2
question
Computers and Technology, 24.06.2019 12:30
Select all that apply. what two keys listed below should you use to enter data in an excel worksheet? tab backspace enter right arrow
Answers: 2
You know the right answer?
A uniprocessor has an L1 and an L2 cache. With no cache misses, the processor achieves an average CP...
Questions
question
Mathematics, 05.05.2020 01:12
Questions on the website: 13722367