subject

Consider an 8K x 8K SRAM. An 8K x 8K SRAM has 64K(=65536) memory cells and 8 output lines. In the particular SRAM under discussion, 7 address bits go to the row decoder and 6 address bits go to the column decoder. Bit lines are precharged to VDD=1.2V before each read operation. A read operation is complete when the bit line has discharged by 0.1V. A memory cell can provide 1.0mA of pull-down current to discharge the bit line.(a) Word line resistance is 100 Ω per memory cell. What formula was used to calculate this resistance?(b) Word line capacitance is 6fF per memory cell. What formula was used to calculate this capacitance?(c) Bit line capacitance is 2fF per memory cell. What formula was used to calculate this capacitance?(d) Calculate the access time (row delay + column delay) for this SRAM.(e) Describe the operation and design of the word line decoder and the bit line decoder.

ansver
Answers: 3

Another question on Computers and Technology

question
Computers and Technology, 23.06.2019 22:30
Apart from confidential information, what other information does nda to outline? ndas not only outline confidential information, but they also enable you to outline .
Answers: 1
question
Computers and Technology, 24.06.2019 00:00
Which tool could be used to display only rows containing presidents who served two terms
Answers: 3
question
Computers and Technology, 24.06.2019 07:40
What type of multimedia are live news feeds? live news feeds are examples of multimedia.
Answers: 2
question
Computers and Technology, 24.06.2019 14:00
What are the different components of the cloud architecture?
Answers: 2
You know the right answer?
Consider an 8K x 8K SRAM. An 8K x 8K SRAM has 64K(=65536) memory cells and 8 output lines. In the pa...
Questions
question
History, 09.10.2019 15:00
question
Mathematics, 09.10.2019 15:00
question
Mathematics, 09.10.2019 15:00
question
English, 09.10.2019 15:00
Questions on the website: 13722367