subject

You are given designs of 3 caches for a 16-bit address machine:
d1:
direct-mapped cache.
each cache line is 1 byte.
10-bit index, 6-bit tag.
1 cycle hit time.

d2:
2-way set associative cache.
each cache line is 1 (4 bytes).
7-bit index, 7-bit tag.
2 cycle hit time.

d3:
fully associative cache with 256 cache lines.
each cache line is 1 .
14-bit tag.
5 cycle hit time.

answer the following set of questions:
a) what is the size of each cache?
b) how much space does each cache need to store tags?
c) which cache design has the most conflict misses? which has the least?
d) the following information is given to you: hit rate for the 3 caches is 50%, 70% and 90% but did not tell you which hit rate corresponds to which cache, which cache would you guess corresponded to which hit rate? why?
e) assuming the miss time for each is 20 cycles, what is the average service time for each? (service time = (hit rate)*(hit time) + (miss rate)*(miss

ansver
Answers: 2

Another question on Computers and Technology

question
Computers and Technology, 23.06.2019 03:30
Hashtags serve to identify the topic of a given tweet true false
Answers: 2
question
Computers and Technology, 23.06.2019 19:00
Whose task it is to ensure that the product flows logically from one step to another?
Answers: 3
question
Computers and Technology, 24.06.2019 00:30
Setting up a home network using wireless connections is creating a a. vpn b. lan c. wan d. mini-internet
Answers: 2
question
Computers and Technology, 24.06.2019 17:30
Click on the tab on the ribbon to open the backstage view. file view insert review
Answers: 1
You know the right answer?
You are given designs of 3 caches for a 16-bit address machine:
d1:
direct-mapped cach...
Questions
question
Spanish, 16.05.2021 19:50
question
English, 16.05.2021 19:50
question
Mathematics, 16.05.2021 19:50
Questions on the website: 13722359